# OM5232

#### DESCRIPTION

The OM5232 Single-Chip 8-Bit Microcontroller is manufactured in an advanced CMOS process and is a derivative of the 80C51 microcontroller family. The OM5232 has the same instruction set as the 80C51.

See also:

- OM5202 ROMless version
- OM5234 16K bytes mask programmable ROM
- OM5238 32K bytes mask programmable ROM

This device provides architectural enhancements that make it applicable in a variety of applications for general control systems. The OM5232 contains a non-volatile 8k × 8 read-only program memory, a volatile 256 × 8 read/write data memory, four 8-bit I/O ports, two 16-bit timer/event counters (identical to the timers of the 80C51), a multi-source, two-priority-level, nested interrupt structure, UART and on-chip oscillator and timing circuits. For systems that require extra capability, the OM5232 can be expanded using standard TTL compatible memories and logic.

The device also functions as an arithmetic processor having facilities for both binary and BCD arithmetic plus bit-handling capabilities. The instruction set consists of over 100 instructions: 49 one-byte, 45 two-byte and 17 three-byte. With a 16MHz crystal, 58% of the instructions are executed in 0.75µs and 40% in 1.5µs. Multiply and divide instructions require 3µs.

#### FEATURES

- 80C51 central processing unit
- 8k × 8 ROM, expandable externally to 64k bytes
- 256 × 8 RAM, expandable externally to 64k bytes
- Two standard 16-bit timer/counters
- Four 8-bit I/O ports
- Two open drain I/O's (P1.6, P1.7)
- Full-duplex UART facilities
- Power control modes
  - Idle mode
- Power-down mode
- ROM code protection
- Extended frequency range: 1.2 to 16 MHz
- Operating ambient temperature range: 0 to +70°C

| PART NUMBER SELE                             | ART NUMBER SELECTION |                                                  |                  |  |  |  |  |  |  |
|----------------------------------------------|----------------------|--------------------------------------------------|------------------|--|--|--|--|--|--|
| PHILIPS PART<br>ORDER NUMBER<br>PART MARKING |                      | TEMPERATURE RANGE <sup>°</sup> C,<br>PACKAGE     | FREQUENCY<br>MHz |  |  |  |  |  |  |
| OM5232/FBP/xxx <sup>1)</sup>                 | SOT129               | 0 to +70, Plastic Dual In–line Package, 40 leads | 1.2 to 16        |  |  |  |  |  |  |
| OM5232/FBB/xxx <sup>1)</sup>                 | SOT307-2             | 0 to +70, Plastic Quad Flat Pack, 44 leads       | 1.2 to 16        |  |  |  |  |  |  |

NOTE:

1. xxx denotes the ROM code number.

#### **EQUIVALENT TYPES**

Details are as specified by the data sheet for the equivalent type:

OM5202 = P80C652 without I<sup>2</sup>C function.

OM5232 = P83C652 without I<sup>2</sup>C function.

OM5234 = P83C654 without I<sup>2</sup>C function.

OM5238 = P83C528 without I<sup>2</sup>C function.

#### **PIN CONFIGURATIONS**



# OM5232

### **QFP PIN FUNCTIONS**





#### NOTE:

1. Due to EMC improvements, all  $\rm V_{SS}$  pins (6, 16, 28, 39) must be connected to  $\rm V_{SS}.$ 

### **BLOCK DIAGRAM**



#### **PIN DESCRIPTIONS**

| VDD         28, 39         Power Supply: This is the power supply voltage for normal, idle, and power-down operation.           P0.0-0.7         39-32         37-30         I/O         Port 0: Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance on the internal program and data memory. In this application, it uses attong internal pul-ups when emitting 1s.           P1.0-P1.5         1-6         40-44,         I/O         Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pul-ups, except P1.6 and P1.7 which are open drain. Port 1 pins that have 1s written to them are pulled high by the internal pul-ups, and can be used as inputs. As inputs, port 1 pins that nere externally pulled to will source current because of the internal pull-ups. Bort 2 pins that have 1s written to them are pulled high by the internal pull-ups. Fort 2 pins that have 1s written to them are pulled bigh by the internal pull-ups. Are puls, port 2 pins that are externally being pulled low will source current because of the internal pull-ups.           P1.6         7         2         V/O         Port 2: Port 2: Bar 3-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups. Are pulses byte during teches throm external program morely that use 8-bit addresses (MOV @RI), port 2 emits the power 3 pins that have 1s written to them are pulled high by the internal pull-ups. Port 3: pins that have 1s written to them are pulled high by the internal pull-ups. Port 3: pins that have 1s written to them are pulled high by the internal pull-ups. All and pulled and morely that use 16-bit 20 ming accesses to external data memory. That use 16-bit 20 ming accesses to external                                                                                                                                                                                                                                                                                                                                                                                                     |                 | PIN NUMBER |             |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD         28, 39         Power Supply: This is the power supply voltage for normal, idle, and power-down operation.           P0.0-0.7         39-32         37-30         I/O         Port 0: Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance on the internal program and data memory. In this application, it uses attong internal pul-ups when emitting 1s.           P1.0-P1.5         1-6         40-44,         I/O         Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pul-ups, except P1.6 and P1.7 which are open drain. Port 1 pins that have 1s written to them are pulled high by the internal pul-ups, and can be used as inputs. As inputs, port 1 pins that nere externally pulled to will source current because of the internal pull-ups. Bort 2 pins that have 1s written to them are pulled high by the internal pull-ups. Fort 2 pins that have 1s written to them are pulled bigh by the internal pull-ups. Are puls, port 2 pins that are externally being pulled low will source current because of the internal pull-ups.           P1.6         7         2         V/O         Port 2: Port 2: Bar 3-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups. Are pulses byte during teches throm external program morely that use 8-bit addresses (MOV @RI), port 2 emits the power 3 pins that have 1s written to them are pulled high by the internal pull-ups. Port 3: pins that have 1s written to them are pulled high by the internal pull-ups. Port 3: pins that have 1s written to them are pulled high by the internal pull-ups. All and pulled and morely that use 16-bit 20 ming accesses to external data memory. That use 16-bit 20 ming accesses to external                                                                                                                                                                                                                                                                                                                                                                                                     | MNEMONIC        | DIP        | QFP         | TYPE | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| P0.0-0.7         39-32         37-30         V/O         Port 6: Port 0: san open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them.           P1.0-P1.5         1-6         40-44,<br>1         V/O         Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups, except P1.6 and P1.7 which are open drain. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that new external program and data memory. In this application, it uses attrong internal pull-ups. (See DC Electrical Characteristics: It, L). Alternate functions inclusion to be used as inputs. As inputs, port 1 pins that new external pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups. Fort 2 pins that have 1s written to them are pulled high by the internal pull-ups. Fort 2 pins that have 1s written to them are pulled high by the internal pull-ups. Cise DC Electrical Characteristics: It, L). Alternate functions inclusion of an output           P2.0-P2.7         21-28         18-25         V/O         Port 2: port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Cise DC Electrical Characteristics: It, D. Port 2 are streamal to program memory and during accesses to external data memory that use 16-bit addresses (MOV 2 @PTR). In this application, it uses 8-bit addresses (MOV 2 @PTR). In this application, it uses 8-bit addresses (MOV 2 @PTR).           P3.0-P3.7         10-17         5.         I/O         Fort 3: Port 3: Bit 3: Bit Bit Bit Port 2: Port 3: Bit Bit Bit Port 2: Port 3: Port 3: Bit Bit Bit Port 2: Port 3: Port                                                                                                                                                                                                                                                                                                                                                                                                                    | V <sub>SS</sub> | 20         |             | I    | Ground: 0V reference. With the QFP package all $V_{SS}$ pins ( $V_{SS1}$ to $V_{SS4}$ ) must be connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Instruction         Instruction         Instruction         Instruction           P1.0-P1.5         1-6         4044,         V/O         Port 1: Port 1 is an Stabibibility conserves to seven and data memory. In this application, it uses and data bus during accesses to external program and data memory. In this application, it uses and point to point the internal pull-ups. As points, port 1 priss that are external pull-ups. as points, port 1 priss that are external pull-ups. Port 2 prins that have 1 s written to them are pulled will source current because of the internal pull-ups. (See DC Electrical Characteristics: In). Atternate functions include:           P1.6         7         2         V/O         Opent drain output         Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1 s written to them are pulled high by the internal pull-ups. Port 2 pins that have 1 s written to them are pulled high by the internal pull-ups. Port 2 pins that have 1 s written to them are pulled high by the internal pull-ups. Port 2 pins that have 1 s written to them are pulled high by the internal pull-ups. Port 2 pins that have 1 s written to them are pulled high by the internal pull-ups. Port 2 pins that have 1 s written to them are pulled high by the internal pull-ups. Port 3 pins that have 1 s written to them are pulled high by the internal pull-ups. Port 3 pins that have 1 s written to them are pulled high by the internal pull-ups. Port 3 pins that have 1 s written to them are pulled high by the internal pull-ups. Port 3 pins that have 1 s written to them are pulled high by the internal pull-ups. Port 3 pins that have 1 s written to them are pulled high by the internal pull-ups. Port 3 pins that have 1 s written to them are pulled high by the internal pull-ups. Port 3 pins that have 1 s written to the                                                                                                                                                                                                                                                                                                                                                          | V <sub>DD</sub> | 40         | 38          | I.   | Power Supply: This is the power supply voltage for normal, idle, and power-down operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1     are open drain. Port 1 pins that have 1s written to them are yulled high by the internal pull-ups<br>docume to the internal pull-ups. See DC Electrical Characteristics: IL). Alternate functions<br>include:       P1.6     7     2     I/O     open drain output       P2.0-P2.7     21-28     18-25     I/O     open drain output       P2.0-P2.7     21-28     18-25     I/O     open drain output       P2.0-P2.7     21-28     18-25     I/O     Port 2: Port 2: as a 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that are externally being pulled low will source current because of the internal pull-ups.<br>(See DC Electrical Characteristics: IL). Port 2 emits the hiph-order address byte during fetches<br>from external program memory and during accesses to external data memory that use 8-bit addresses (MOV @R). Port 2 emits the<br>Dring accesses to external data memory that use 8-bit addresses (MOV @R). Port 2 emits the<br>contents of the P2 special function register.       P3.0-P3.7     10-17     5,<br>7-13     I/O     Port 3: Port 3: an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that are externally being pulled low will source current because of the pull-ups. See DC<br>Electrical Characteristics: IL). Port 3 also serves the special features of the 80C51 family, as<br>list bat are externally being pulled low will source current because of the pull-ups. See DC<br>Electrical Characteristics: IL). Port 3 also serves the special features of the 80C51 family, as<br>list bat are externally being pulled low will source current because of the pull-ups. See DC<br>Electrical Characteristics: IL). Port 3 also serves the special features of the 80C51 family, as<br>list bate of the 100 for 10 for 10 for 10 for 10 for 10                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P0.0–0.7        | 39–32      | 37–30       | I/O  | float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address<br>and data bus during accesses to external program and data memory. In this application, it uses                                                                                                                                                                                                                                                                                                                                                                                                  |
| P1.7       8       3       I/O       open drain output         P2.0-P2.7       21-28       18-25       I/O       Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. Fort 2 pins that are externally being pulled low will source current because of the internal pull-ups. Bort 2 emits the high-order address by when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @R), port 2 emits the contents of the P2 special function register.         P3.0-P3.7       10-17       5, T-13       I/O       Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. When emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @R), port 2 emits the contents of the P2 special function register.         P3.0-P3.7       10-17       5, T-13       I/O       Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. When emitting 1s. During accesses to external year pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: In). Port 3 also serves the special features of the 80C51 family. as listed below:         10       5       1       RXD (P3.0): Serial input port         11       7       0       TXD (P3.1): Serial output port         12       8       1       INTT (P3.2): External interrupt         13       9       1 <t< td=""><td>P1.0–P1.5</td><td>1–6</td><td>40–44,<br/>1</td><td>I/O</td><td>are open drain. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: <math>I_{IL}</math>). Alternate functions</td></t<>                                                                                                                                                                                                                                         | P1.0–P1.5       | 1–6        | 40–44,<br>1 | I/O  | are open drain. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Alternate functions                                                                                                                                                                                                                                                                                        |
| P2.0-P2.7       21-28       18-25       I/O       Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that are valued high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: IL). Port 2 emits the high-order address byte during fetchess to external data memory that use 16-bit addresses to external data memory withen to the metare pulled high by the internal pull-ups. Port 3 pins that have 15 within to the final pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: IL). Port 3 also serves the special features of the 80C51 family, as listed below:         10       5       I       RxD (P3.0): Serial input port         11       7       O       TxD (P3.1): Serial output port         12       8       I       INTT (P3.3): External interrupt         14       10       1       Ty (P3.4): Exteral data memory wite strobe         RT <td>P1.6</td> <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                               | P1.6            |            |             |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| P3.0-P3.710-175,<br>7-13I/OPort 3 is an 3-bit bidirectoristics: Iµ.) Port 2 emists the bigh-order address byte during fetches<br>tendets byte during fetches<br>addresses (MOVX & 0PTR). In this application, it uses strong internal pull-ups when emitting 1s.<br>During accesses to external data memory that use 16-bit<br>addresses (MOVX & 0PTR). In this application, it uses strong internal pull-ups when emitting 1s.<br>During accesses to external data memory that use 16-bit<br>addresses (MOVX & 0PTR). In this application, it uses strong internal pull-ups when emitting 1s.<br>During accesses to external data memory that use 8-bit addresses (MOV & 0PR), port 2 emits the<br>contents of the P2 special function register.P3.0-P3.710-175,<br>7-13I/OPort 3: Fort 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s<br>written to them are pulled high by the internal pull-ups. Port 3 pins that have 1s<br>uritten to them are pulled high by the internal pull-ups.<br>Port 3: Site 3 bit 3 bit prot<br>1 Tx D (P3.1): Serial output port<br>TxD (P3.2): External interrupt<br>11<br>13105IRxD (P3.0): Serial input port<br>TxD (P3.2): External interrupt<br>11<br>14139IINTT (P3.3): External interrupt<br>11<br>111410ITD (P3.4): Serial output port<br>1717130RST<br>RD (P3.7): External data memory read strobe<br>RC (P3.7): External data memory read strobeRST94IReset: A high on this pin for two machine cycles while the oscillator is running, resets the device.<br>A in internal diffused resistor to VSS permits a power-on reset using only an external capacitor to<br>VDD.ALE3027I/OAddress Latch Enable:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1.7            | 8          | 3           | I/O  | open drain output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7-13written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port<br>3 pins that are externally being pulled low will source current because of the pull-ups. (See DC<br>Electrical Characteristics: It_). Port 3 also serves the special features of the 80C51 family, as<br>listed below:1051RxD (P3.0): Serial input port117OTxD (P3.1): Serial output port1281INTT (P3.2): External interrupt1391INTT (P3.2): External interrupt14101T0 (P3.4): Timer 0 external input15111T1 (P3.5): External data memory write strobeRST941Reset: A high on this pin for two machine cycles while the oscillator is running, resets the device.<br>An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to<br>V <sub>DD</sub> .ALE3027I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an access<br>to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator<br>frequency. Note that one ALE pulse is skipped during each access to external data memory.PSEN2926OProgram Store Enable: Read strobe to external program memory. When<br>executing out of external pull-ups.EA31291ICrystal t: Input to the inverting oscillator amplifier and input to the internal program memory. EX is<br>not adiated torice act machine cycle during fetches from the external program memory. EX is<br>not adiated the internal program memory. EX is<br>not adiated treas fulled), the CPU executes out of external program memory. EX is <b< td=""><td>P2.0–P2.7</td><td>21–28</td><td>18–25</td><td>I/O</td><td>written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: <math>I_{IL}</math>). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the</td></b<> | P2.0–P2.7       | 21–28      | 18–25       | I/O  | written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the |
| 105IRxD (P3.0): Serial input port117OTxD (P3.1): Serial output port128IINTO (P3.2): External interrupt139IINTT (P3.3): External interrupt1410IT0 (P3.4): Timer 0 external input1511IT1 (P3.5): Timer 1 external input1612OWR (P3.6): External data memory write strobe1713ORD (P3.7): External data memory write strobeRST94IReset: A high on this pin for two machine cycles while the oscillator is running, resets the device.<br>An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to<br>V <sub>DD</sub> .ALE3027I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an access<br>to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator<br>frequency. Note that one ALE pulse is skipped during each access to external data memory.PSEN2926OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It is<br>activated twice each machine cycle during fetches from the external program memory. When<br>executing out of external program memory. PSEN is not activated (remains HIGH) during no fetches from<br>executing out of external program memory. PSEN is not activated (remains HIGH) during no fetches from<br>executing out of external program memory. PSEN is not activated (remains HIGH) during on fetches from<br>external program memory. PSEN is not activated (remains HIGH) during a RESET, EA is held at TTL LOW level, the CPU executes out of external program memory. EA is<br>not allowed to fl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | P3.0–P3.7       | 10–17      | 5,<br>7–13  | I/O  | written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: $I_{\rm IL}$ ). Port 3 also serves the special features of the 80C51 family, as                                                                                                                                                                                                                                                                                    |
| 1281INT0 (P3.2): External interrupt1391INT1 (P3.3): External interrupt14101T0 (P3.4): Timer 0 external input15111T1 (P3.5): Timer 1 external input16120WR (P3.6): External data memory write strobe17130RD (P3.7): External data memory write strobeRST941Reset: A high on this pin for two machine cycles while the oscillator is running, resets the device.<br>An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to<br>V <sub>DD</sub> .ALE3027I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an access<br>to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                 | 10         | 5           | 1    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 139IINTT (P3.3): External interrupt<br>T0 (P3.4): Timer 0 external input14101T0 (P3.4): Timer 0 external input15111T1 (P3.5): Timer 1 external input1612OWR (P3.6): External data memory write strobe1713ORD (P3.7): External data memory read strobeRST94IReset: A high on this pin for two machine cycles while the oscillator is running, resets the device.<br>An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to<br>V <sub>DD</sub> .ALE3027I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an access<br>to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator<br>frequency. Note that one ALE pulse is skipped during each access to external data memory.PSEN2926OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It is<br>access to external program memory. When<br>executing out of external program memory. PSEN is not activated (remains HIGH) during no fetches from<br>external program memory. PSEN is not activated (remains HIGH) during no fetches from<br>external program memory. PSEN is not activated inter CMOS inputs<br>without external pul-ups.EA31291External Access: If during a RESET, EA is held at TTL, level HIGH, the CPU executes out of the<br>internal program memory ROM provided the Program Counter is less than 16384. If during a<br>RESET, EA is held a TTL LOW level, the CPU executes out of external program memory. EA is<br>not allowed to float.XTAL11915ICrystal 1: Input to the inver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                 |            |             | 0    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1410IT0 (P3.4): Timer 0 external input15111T1 (P3.5): Timer 1 external input16120WR (P3.6): External data memory write strobe17130RD (P3.7): External data memory read strobeRST94IReset: A high on this pin for two machine cycles while the oscillator is running, resets the device.<br>An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to<br>V <sub>DD</sub> .ALE3027I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an access<br>to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator<br>frequency. Note that one ALE pulse is skipped during each access to external data memory.PSEN2926OProgram Store Enable: Read strobe to external program memory wine or of PSEN are skipped during on effectes from<br>executing out of external program memory. PSEN is not activated (remains HIGH) during on fetches from<br>executing out of external program memory. PSEN is not activated (remains HIGH) during no fetches from<br>external program memory. PSEN is not activated (remains HIGH) during no fetches from<br>executing out of external pull-ups.EA3129IExternal Access: If during a RESET, EA is held at TTL, level HIGH, the CPU executes out of the<br>internal program memory. ROM provided the Program Counter is less than 16384. If during a<br>RESET, EA is held a TTL LOW level, the CPU executes out of external program memory. EA is<br>not allowed to float.XTAL11915ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator<br>circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                 |            |             |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1511IT1 (P3.5): Timer 1 external input<br>WR (P3.6): External data memory write strobeRST94IReset: A high on this pin for two machine cycles while the oscillator is running, resets the device.<br>An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to<br>V <sub>DD</sub> .ALE3027I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an access<br>to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator<br>frequency. Note that one ALE pulse is skipped during each access to external data memory.PSEN2926OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It is<br>activated twice each machine cycle during fetches from the external program memory. When<br>executing out of external program memory. PSEN is not activated for emiss HIGH) during no fetches from<br>external program memory. PSEN is not activated for external program memory. PSEN is not activated for external program memory. Woe of the Program Counter is less than 16384. If during a<br>RESET, EA is held at TTL LOW level, the CPU executes out of external program memory. EA is<br>not allowed to float.XTAL11915ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 | -          | -           |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1713ORD (P3.7): External data memory read strobeRST941Reset: A high on this pin for two machine cycles while the oscillator is running, resets the device.<br>An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to<br>V <sub>DD</sub> .ALE3027I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an access<br>to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator<br>frequency. Note that one ALE pulse is skipped during each access to external data memory.PSEN2926OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It is<br>activated twice each machine cycle during fetches from the external program memory. When<br>executing out of external program memory. PSEN is not activated (remains HIGH) during no fetches from<br>external program memory. PSEN can sink/source 8 LSTTL inputs and can drive CMOS inputs<br>without external pull-ups.EA31291External Access: If during a RESET, EA is held at TTL, level HIGH, the CPU executes out of the<br>internal program memory. ROM provided the Program Counter is less than 16384. If during a<br>RESET, EA is held a TTL LOW level, the CPU executes out of external program memory. EA is<br>not allowed to float.XTAL119151Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator<br>circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                 |            | -           | -    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RST94IReset: A high on this pin for two machine cycles while the oscillator is running, resets the device.<br>An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to<br>V <sub>DD</sub> .ALE3027I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an access<br>to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator<br>frequency. Note that one ALE pulse is skipped during each access to external data memory.PSEN2926OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It is<br>access to external data memory. PSEN is not activated (remains HIGH) during no fetches from<br>executing out of external program memory. PSEN is not activated (remains HIGH) during no fetches from<br>external program memory. PSEN can sink/source 8 LSTTL inputs and can drive CMOS inputs<br>without external program memory ROM provided the Program Counter is less than 16384. If during a<br>RESET, EA is held a TTL LOW level, the CPU executes out of external program memory. EA is<br>not allowed to float.XTAL11915ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator<br>circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 | 16         | 12          |      | WR (P3.6): External data memory write strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <ul> <li>An internal diffused resistor to V<sub>SS</sub> permits a power-on reset using only an external capacitor to V<sub>DD</sub>.</li> <li>ALE 30 27 I/O Address Latch Enable: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency. Note that one ALE pulse is skipped during each access to external data memory.</li> <li>PSEN 29 26 O Program Store Enable: Read strobe to external program memory via Port 0 and Port 2. It is activated twice each machine cycle during fetches from the external program memory. When executing out of external data memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN is not activated the Program Counter is less than 16384. If during a RESET, EA is held at TTL, level HIGH, the CPU executes out of the internal program memory. EA is not allowed to float.</li> <li>XTAL1 19 15 I Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                 | 17         | 13          | 0    | RD (P3.7): External data memory read strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PSEN2926OProgram Store Enable: Read strobe to external program memory via Port 0 and Port 2. It is<br>activated twice each machine cycle during fetches from the external program memory. When<br>executing out of external program memory. The external program memory was provided during each<br>access to external program memory. When<br>executing out of external program memory. PSEN is not activated (remains HIGH) during no fetches from<br>external program memory. PSEN is not activated (remains HIGH) during no fetches from<br>external program memory. PSEN can sink/source 8 LSTTL inputs and can drive CMOS inputs<br>without external program memory ROM provided the Program Counter is less than 16384. If during a<br>RESET, EA is held a TTL LOW level, the CPU executes out of external program memory. EA is<br>not allowed to float.XTAL11915ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator<br>circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RST             | 9          | 4           | I    | An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| EA3129IExternal Access:If during a RESET, EA is held at TTL, level HIGH, the CPU executes out of the internal program memory. EA is not allowed to float.XTAL11915ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ALE             | 30         | 27          | I/O  | to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| XTAL11915ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator<br>circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | PSEN            | 29         | 26          | 0    | activated twice each machine cycle during fetches from the external program memory. When executing out of external program memory two activations of PSEN are skipped during each access to external data memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN can sink/source 8 LSTTL inputs and can drive CMOS inputs                                                                                                                                                                                                                                |
| circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ĒĀ              | 31         | 29          | I    | internal program memory ROM provided the Program Counter is less than 16384. If during a RESET, EA is held a TTL LOW level, the CPU executes out of external program memory. EA is                                                                                                                                                                                                                                                                                                                                                                                                                  |
| XTAL2 18 14 O Crystal 2: Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | XTAL1           | 19         | 15          | I    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | XTAL2           | 18         | 14          | 0    | Crystal 2: Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

#### NOTE:

To avoid "latch-up" effect at power-on, the voltage on any pin at any time must not be higher than  $V_{DD}$  + 0.5V or  $V_{SS}$  – 0.5V, respectively.

OM5232

# CMOS single-chip 8-bit microcontroller

| CVMDOI  | OM5232 Specia                  | DIRECT  | ·    |     | SS, SYME | BOL, OR A | LTERNAT | IVE PORT    | FUNCTIO | DN . | RESET     |
|---------|--------------------------------|---------|------|-----|----------|-----------|---------|-------------|---------|------|-----------|
| SYMBOL  | DESCRIPTION                    | ADDRESS | MSB  |     | ,-       | - , -     |         | _           |         | LSB  | VALUE     |
| ACC*    | Accumulator                    | E0H     | E7   | E6  | E5       | E4        | E3      | E2          | E1      | E0   | 00H       |
| B*      | B Register                     | F0H     | F7   | F6  | F5       | F4        | F3      | F2          | F1      | F0   | 00H       |
| DPTR:   | Data Pointer                   |         |      |     |          |           |         |             |         |      |           |
| DPH     | (2 bytes)<br>Data Pointer High | 83H     |      |     |          |           |         |             |         |      | 00Н       |
| DPL     | Data Pointer Low               | 82H     |      |     |          |           |         |             |         |      | 00H       |
|         |                                |         | AF   | AE  | AD       | AC        | AB      | AA          | A9      | A8   | 4         |
| IE*#    | Interrupt Enable               | A8H     | EA   |     | ES1      | ES0       | ET1     | EX1         | ET0     | EX0  | 0x000000B |
|         |                                |         | BF   | BE  | BD       | BC        | BB      | BA          | B9      | B8   | 4         |
| IP*#    | Interrupt Priority             | B8H     | _    |     | PS1      | PS0       | PT1     | PX1         | PT0     | PX0  | xx000000B |
|         |                                |         | 87   | 86  | 85       | 84        | 83      | 82          | 81      | 80   | 4         |
| P0*     | Port 0                         | 80H     | AD7  | AD6 | AD5      | AD4       | AD3     | AD2         | AD1     | AD0  | FFH       |
|         |                                |         | 97   | 96  | 95       | 94        | 93      | 92          | 91      | 90   | 4         |
| P1*#    | Port 1                         | 90H     | SDA  | SCL |          |           |         |             |         |      | FFH       |
|         |                                |         | A7   | A6  | A5       | A4        | A3      | A2          | A1      | A0   | 1         |
| P2*     | Port 2                         | A0H     | A15  | A14 | A13      | A12       | A11     | A10         | A9      | A8   | FFH       |
|         |                                |         | B7   | B6  | B5       | B4        | B3      | B2          | B1      | B0   |           |
| P3*     | Port 3                         | B0H     | RD   | WR  | T1       | T0        | INT1    | <b>INTO</b> | TXD     | RXD  | FFH       |
| PCON    | Power Control                  | 87H     | SMOD | -   | -        | -         | GF1     | GF0         | PD      | IDL  | 0xxx0000B |
|         |                                |         | 9F   | 9E  | 9D       | 9C        | 9B      | 9A          | 99      | 98   | 4         |
| S0CON*# | Serial 0 Port Control          | 98H     | SM0  | SM1 | SM2      | REN       | TB8     | RB8         | TI      | RI   | 00H       |
| S0BUF#  | Serial 0 Data Buffer           | 99H     |      |     |          |           |         |             |         |      | хххххххВ  |
|         |                                |         | D7   | D6  | D5       | D4        | D3      | D2          | D1      | D0   | 1         |
| PSW*    | Program Status Word            | D0H     | CY   | AC  | F0       | RS1       | RS0     | OV          | F1      | Р    | 00H       |
|         | reserved (Note 1)              | DAH     |      |     |          |           |         |             |         |      | 00H       |
| SP      | Stack Pointer                  | 81H     |      |     |          |           |         |             |         | -    | 07H       |
|         | reserved (Note 1)              | DBH     |      |     |          |           |         |             |         |      | 00H       |
|         |                                |         |      |     |          |           |         |             |         |      |           |
|         | reserved (Note 1)              | D9H     |      |     |          |           |         |             |         |      | F8H       |
|         |                                |         |      |     |          |           |         |             |         |      |           |
|         | reserved (Note 1)              | D8H     |      |     |          |           |         |             |         |      | 0000000B  |
|         |                                |         | 8F   | 8E  | 8D       | 8C        | 8B      | 8A          | 89      | 88   |           |
| TCON*   | Timer Control                  | 88H     | TF1  | TR1 | TF0      | TR0       | IE1     | IT1         | IE0     | IT0  | 00H       |
| TH1     | Timer High 1                   | 8DH     |      |     |          |           |         |             |         |      | 00H       |
| TH0     | Timer High 0                   | 8CH     |      |     |          |           |         |             |         |      | 00H       |
| TL1     | Timer Low 1                    | 8BH     |      |     |          |           |         |             |         |      | 00H       |
| TL0     | Timer Low 0                    | 8AH     |      |     |          |           |         |             |         |      | 00H       |
| TMOD    | Timer Mode                     | 89H     | GATE | C/T | M1       | M0        | GATE    | C/T         | M1      | M0   | 00H       |

Table 1. OM5232 Special Function Registers

\* SFRs are bit addressable.

# SFRs are modified from or added to the 80C51 SFRs.

#### NOTE

1. Reserved for I<sup>2</sup>C; not supported in OM5232

### OM5232

#### **ROM CODE PROTECTION**

The OM5232 has an additional security feature. ROM code protection may be selected by setting a mask–programmable security bit (i.e., user dependent). This feature may be requested during ROM code submission. When selected, the ROM code is protected and cannot be read out at any time by any test mode or by any instruction in the external program memory space.

The MOVC instructions are the only instructions that have access to program code in the internal or external program memory. The  $\overline{\text{EA}}$  input is latched during RESET and is "don't care" after RESET (also if the security bit is not set). This implementation prevents reading internal program code by switching from external program memory to internal program memory during a MOVC instruction or any other instruction that uses immediate data.

#### **OSCILLATOR CHARACTERISTICS**

XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier. The pins can be configured for use as an on-chip oscillator, as shown in the Logic Symbol, page 2.

To drive the device from an external clock source, XTAL1 should be driven while XTAL2 is left unconnected. There are no requirements on the duty cycle of the external clock signal, because the input to the internal clock circuitry is through a divide-by-two flip-flop. However, minimum and maximum high and low times specified in the data sheet must be observed.

#### Reset

A reset is accomplished by holding the RST pin high for at least two machine cycles (24 oscillator periods), while the oscillator is running. To insure a good power-on reset, the RST pin must be high long enough to allow the oscillator time to start up (normally a few milliseconds) plus two machine cycles. At power-on, the voltage on  $V_{DD}$  and RST must come up at the same time for a proper start-up.

#### Idle Mode

In the idle mode, the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset.

#### **Power-Down Mode**

In the power-down mode, the oscillator is stopped and the instruction to invoke power-down is the last instruction executed. Only the contents of the on-chip RAM are preserved. A hardware reset is the only way to terminate the power-down mode. The control bits for the reduced power modes are in the special function register PCON. Table 2 shows the state of the I/O ports during low current operating modes.

#### Table 2. External Pin Status During Idle and Power-Down Mode

| MODE       | PROGRAM<br>MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2  | PORT 3 |
|------------|-------------------|-----|------|--------|--------|---------|--------|
| Idle       | Internal          | 1   | 1    | Data   | Data   | Data    | Data   |
| Idle       | External          | 1   | 1    | Float  | Data   | Address | Data   |
| Power-down | Internal          | 0   | 0    | Data   | Data   | Data    | Data   |
| Power-down | External          | 0   | 0    | Float  | Data   | Data    | Data   |

#### Serial Control Register (S1CON) – See Table 3

| S1CON (D8H) | CR2 | ENS1 | STA | sto | SI | AA | CR1 | CR0 |
|-------------|-----|------|-----|-----|----|----|-----|-----|
|             |     |      |     |     |    |    |     |     |

Bits CR0, CR1 and CR2 determine the serial clock frequency that is generated in the master mode of operation.

#### Table 3.Serial Clock Rates

|     |     |     | BIT FREQUENCY (kHz) AT f <sub>OSC</sub> |                         |                         |                                                                                   |
|-----|-----|-----|-----------------------------------------|-------------------------|-------------------------|-----------------------------------------------------------------------------------|
| CR2 | CR1 | CR0 | 6MHz                                    | 12MHz                   | 16MHz                   | f <sub>OSC</sub> DIVIDED BY                                                       |
| 0   | 0   | 0   | 23                                      | 47                      | 62.5                    | 256                                                                               |
| 0   | 0   | 1   | 27                                      | 54                      | 71                      | 224                                                                               |
| 0   | 1   | 0   | 31.25                                   | 62.5                    | 83.3                    | 192                                                                               |
| 0   | 1   | 1   | 37                                      | 75                      | 100                     | 160                                                                               |
| 1   | 0   | 0   | 6.25                                    | 12.5                    | 17                      | 960                                                                               |
| 1   | 0   | 1   | 50                                      | 100                     | 133                     | 120                                                                               |
| 1   | 1   | 0   | 100                                     | 200                     | 267                     | 60                                                                                |
| 1   | 1   | 1   | 0.24 < 62.5<br>0 to 255                 | 0.49 < 62.5<br>0 to 254 | 0.65 < 55.6<br>0 to 253 | 96 	imes (256 – (reload value Timer 1))<br>reload value range Timer 1 (in mode 2) |

#### ABSOLUTE MAXIMUM RATINGS<sup>1, 2, 3</sup>

| PARAMETER                                                                                    | RATING        | UNIT |
|----------------------------------------------------------------------------------------------|---------------|------|
| Storage temperature range                                                                    | -65 to +150   | °C   |
| Voltage on any other pin to V <sub>SS</sub>                                                  | -0.5 to + 6.5 | V    |
| Input, output current on any single pin                                                      | ±5            | mA   |
| Power dissipation (based on package heat transfer limitations, not device power consumption) | 1             | W    |

#### NOTES:

Philips Semiconductors

1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification is not implied.

2. This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maxima.

3. Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.



6

### DC ELECTRICAL CHARACTERISTICS

 $V_{SS} = 0V$ ,  $V_{DD} = 5.0V \pm 10\%$ . Operating temperature range 0 to 70°C.

|                  |                                                                                                                                              | TEST                                                                            | LIN                                              | IITS                    |                |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------|-------------------------|----------------|
| SYMBOL           | PARAMETER                                                                                                                                    | CONDITIONS                                                                      | MIN.                                             | MAX.                    | υνιτ           |
| V <sub>IL</sub>  | Input low voltage,<br>except EA, P1.6, P1.7                                                                                                  |                                                                                 | -0.5                                             | 0.2V <sub>DD</sub> -0.1 | V              |
| V <sub>IL1</sub> | Input low voltage to EA                                                                                                                      |                                                                                 | -0.5                                             | 0.2V <sub>DD</sub> -0.3 | V              |
| V <sub>IL2</sub> | Input low voltage to P1.6, P1.7                                                                                                              |                                                                                 | -0.5                                             | 0.3V <sub>DD</sub>      | V              |
| V <sub>IH</sub>  | Input high voltage, except XTAL1, RST, P1.6, P1.7                                                                                            |                                                                                 | 0.2V <sub>DD</sub> +0.9                          | V <sub>DD</sub> +0.5    | V              |
| V <sub>IH1</sub> | Input high voltage, XTAL1, RST                                                                                                               |                                                                                 | 0.7V <sub>DD</sub>                               | V <sub>DD</sub> +0.5    | V              |
| V <sub>IH2</sub> | Input high voltage, P1.6, P1.7                                                                                                               |                                                                                 | 0.7V <sub>DD</sub>                               | 6.0                     | V              |
| V <sub>OL</sub>  | Output low voltage, ports 1, 2, 3, except P1.6, P1.7                                                                                         | I <sub>OL</sub> = 1.6mA <sup>7), 8)</sup>                                       |                                                  | 0.45                    | V              |
| V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN                                                                                                        | I <sub>OL</sub> = 3.2mA <sup>7), 8)</sup>                                       |                                                  | 0.45                    | V              |
| V <sub>OL2</sub> | Output low voltage, P1.6, P1.7                                                                                                               | I <sub>OL</sub> = 3.0mA                                                         |                                                  | 0.4                     | V              |
| V <sub>OH</sub>  | Output high voltage, ports 1, 2, 3, ALE, PSEN <sup>9)</sup>                                                                                  | I <sub>OH</sub> = -60μA<br>I <sub>OH</sub> = -25μA<br>I <sub>OH</sub> = -10μA   | 2.4<br>0.75V <sub>DD</sub><br>0.9V <sub>DD</sub> |                         | V<br>V<br>V    |
| V <sub>OH1</sub> | Output high voltage; port 0 in external bus mode                                                                                             | I <sub>OH</sub> = –800µА<br>I <sub>OH</sub> = –300µА<br>I <sub>OH</sub> = –80µА | 2.4<br>0.75V <sub>DD</sub><br>0.9V <sub>DD</sub> |                         | V<br>V<br>V    |
| IIL              | Logical 0 input current, ports 1, 2, 3, except P1.6, P1.7                                                                                    | V <sub>IN</sub> = 0.45V                                                         |                                                  | -50                     | μΑ             |
| I <sub>TL</sub>  | Logical 1-to-0 transition current, ports 1, 2, 3, except P1.6, P1.7                                                                          | See note 6)                                                                     |                                                  | -650                    | μA             |
| I <sub>L1</sub>  | Input leakage current, port 0, EA                                                                                                            | 0.45V < V <sub>I</sub> < V <sub>DD</sub>                                        |                                                  | ±10                     | μΑ             |
| I <sub>L2</sub>  | Input leakage current, P1.6, P1.7                                                                                                            | 0V < V <sub>I</sub> < 6.0V<br>0V < V <sub>DD</sub> < 6.0V                       |                                                  | ±10                     | μA             |
| I <sub>DD</sub>  | Power supply current:<br>Active mode @ 16MHz <sup>2), 10)</sup><br>Idle mode @ 16MHz <sup>3), 10)</sup><br>Power down mode <sup>4), 5)</sup> | See note 1)<br>V <sub>DD</sub> =6.0V                                            |                                                  | 26.5<br>6<br>50         | mA<br>mA<br>μA |
| R <sub>RST</sub> | Internal reset pull-down resistor                                                                                                            |                                                                                 | 50                                               | 150                     | kΩ             |
| C <sub>IO</sub>  | Pin capacitance                                                                                                                              | Freg.=1MHz                                                                      |                                                  | 10                      | pF             |

#### NOTES FOR DC ELECTRICAL CHARACTERISTICS:

See Figures 9 through 11 for IDD test conditions. 1.

The operating supply current is measured with all output pins disconnected; XTAL1 driven with  $t_r = t_f = 5ns$ ; 2.

V<sub>IL</sub> = V<sub>SS</sub> + 0.5V; V<sub>IH</sub> = V<sub>DD</sub> -0.5V; XTAL2 not connected; EA = RST = Port 0 = P1.6 = P1.7 = V<sub>DD</sub>. See Figure 9.

The idle mode supply current is measured with all output pins disconnected; XTAL1 driven with  $t_r = t_f = 5ns$ ;  $V_{IL} = V_{SS} + 0.5V$ ;  $V_{IH} = V_{DD} - 0.5V$ ; XTAL2 not connected; Port  $0 = P1.6 = P1.7 = V_{DD}$ ; EA = RST =  $V_{SS}$ . See Figure 10. 3.

The power-down current is measured with all output pins disconnected; XTAL2 not connected; Port 0 = P1.6 = P1.7 = V<sub>DD</sub>; 4.  $\overline{EA} = RST = V_{SS}$ . See Figure 11.

5.  $2V \leq V_{PD} \leq V_{DD}$ max.

6. Pins of ports 1, 2, and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when  $V_{\text{IN}}$  is approximately 2V.

7. Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the VoLs of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input.

Under steady state (non-transient) conditions, IoL must be externally limited as follows: Maximum IoL = 10mA per port pin; Maximum 8. I<sub>OL</sub> = 26mA total for Port 0; Maximum I<sub>OL</sub> = 15mA total for Ports 1, 2, and 3; Maximum I<sub>OL</sub> = 71mA total for all output pins. If I<sub>OL</sub> exceeds the test conditions,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions. Capacitive loading on ports 0 and 2 may cause the  $V_{OH}$  on ALE and PSEN to momentarily fall below the 0.9 $V_{DD}$  specification when the

address bits are stabilizing.

10. IDDMAX for other frequencies can be derived from Figure 1, where FREQ is the external oscillator frequency in MHz. IDDMAX is given in mA.

OM5232

# AC ELECTRICAL CHARACTERISTICS<sup>1, 2</sup>

|                     |        |                                                             | 16MHz | CLOCK | VARIABL                  |                                       |          |
|---------------------|--------|-------------------------------------------------------------|-------|-------|--------------------------|---------------------------------------|----------|
| SYMBOL              | FIGURE | PARAMETER                                                   | MIN   | MAX   | MIN                      | MAX                                   | UNIT     |
| 1/t <sub>CLCL</sub> | 2      | Oscillator frequency                                        |       |       | 1.2                      | 16                                    | MHz      |
| t <sub>LHLL</sub>   | 2      | ALE pulse width                                             | 85    |       | 2t <sub>CLCL</sub> -40   |                                       | ns       |
| t <sub>AVLL</sub>   | 2      | Address valid to ALE low                                    | 8     |       | t <sub>CLCL</sub> –55    |                                       | ns       |
| t <sub>LLAX</sub>   | 2      | Address hold after ALE low                                  | 28    |       | t <sub>CLCL</sub> -35    |                                       | ns       |
| t <sub>LLIV</sub>   | 2      | ALE low to valid instruction in                             |       | 150   |                          | 4t <sub>CLCL</sub> -100               | ns       |
| t <sub>LLPL</sub>   | 2      | ALE low to PSEN low                                         | 23    |       | t <sub>CLCL</sub> -40    |                                       | ns       |
| t <sub>PLPH</sub>   | 2      | PSEN pulse width                                            | 143   |       | 3t <sub>CLCL</sub> -45   |                                       | ns       |
| t <sub>PLIV</sub>   | 2      | PSEN low to valid instruction in                            |       | 83    |                          | 3t <sub>CLCL</sub> -105               | ns       |
| t <sub>PXIX</sub>   | 2      | Input instruction hold after PSEN                           | 0     |       | 0                        |                                       | ns       |
| t <sub>PXIZ</sub>   | 2      | Input instruction float after PSEN                          |       | 38    |                          | t <sub>CLCL</sub> -25                 | ns       |
| t <sub>AVIV</sub>   | 2      | Address to valid instruction in                             |       | 208   |                          | 5t <sub>CLCL</sub> -105               | ns       |
| t <sub>PLAZ</sub>   | 2      | PSEN low to address float                                   |       | 10    |                          | 10                                    | ns       |
| Data Memo           | ry     |                                                             | •     |       | •                        | •                                     |          |
| t <sub>RLRH</sub>   | 3, 4   | RD pulse width                                              | 275   |       | 6t <sub>CLCL</sub> -100  |                                       | ns       |
| t <sub>WLWH</sub>   | 3, 4   | WR pulse width                                              | 275   |       | 6t <sub>CLCL</sub> -100  |                                       | ns       |
| t <sub>RLDV</sub>   | 3, 4   | RD low to valid data in                                     |       | 148   |                          | 5t <sub>CLCL</sub> -165               | ns       |
| t <sub>RHDX</sub>   | 3, 4   | Data hold after RD                                          | 0     |       | 0                        |                                       | ns       |
| t <sub>RHDZ</sub>   | 3, 4   | Data float after RD                                         |       | 55    |                          | 2t <sub>CLCL</sub> -70                | ns       |
| t <sub>LLDV</sub>   | 3, 4   | ALE low to valid data in                                    |       | 350   |                          | 8t <sub>CLCL</sub> -150               | ns       |
| t <sub>AVDV</sub>   | 3, 4   | Address to valid data in                                    |       | 398   |                          | 9t <sub>CLCL</sub> -165               | ns       |
| t <sub>LLWL</sub>   | 3, 4   | ALE low to RD or WR low                                     | 138   | 238   | 3t <sub>CLCL</sub> -50   | 3t <sub>CLCL</sub> +50                | ns       |
| t <sub>AVWL</sub>   | 3, 4   | Address valid to $\overline{WR}$ low or $\overline{RD}$ low | 120   |       | 4t <sub>CLCL</sub> -130  |                                       | ns       |
| t <sub>QVWX</sub>   | 3, 4   | Data valid to WR transition                                 | 3     |       | t <sub>CLCL</sub> -60    |                                       | ns       |
| t <sub>DW</sub>     | 3, 4   | Data setup time before WR                                   | 288   |       | 7t <sub>CLCL</sub> -150  |                                       | ns       |
| t <sub>WHQX</sub>   | 3, 4   | Data hold after WR                                          | 13    |       | t <sub>CLCL</sub> –50    |                                       | ns       |
| t <sub>RLAZ</sub>   | 3, 4   | RD low to address float                                     |       | 0     |                          | 0                                     | ns       |
| t <sub>WHLH</sub>   | 3, 4   | RD or WR high to ALE high                                   | 23    | 103   | t <sub>CLCL</sub> -40    | t <sub>CLCL</sub> +40                 | ns       |
| Shift Regist        | ter    |                                                             |       |       |                          |                                       |          |
| t <sub>XLXL</sub>   | 5      | Serial port clock cycle time <sup>3</sup>                   | 0.75  |       | 12t <sub>CLCL</sub>      |                                       | μs       |
| t <sub>QVXH</sub>   | 5      | Output data setup to clock rising edge <sup>3</sup>         | 492   |       | 10t <sub>CLCL</sub> -133 |                                       | ns       |
| t <sub>XHQX</sub>   | 5      | Output data hold after clock rising edge <sup>3</sup>       | 80    |       | 2t <sub>CLCL</sub> -117  | 1                                     | ns       |
| t <sub>XHDX</sub>   | 5      | Input data hold after clock rising edge <sup>3</sup>        | 0     |       | 0                        |                                       | ns       |
| t <sub>XHDV</sub>   | 5      | Clock rising edge to input data valid <sup>3</sup>          |       | 492   |                          | 10t <sub>CLCL</sub> -133              | ns       |
| External Cl         | ock    | • • • •                                                     | •     | •     | •                        |                                       | <u> </u> |
| t <sub>CHCX</sub>   | 6      | High time <sup>3</sup>                                      | 20    |       | 20                       | t <sub>CLCL</sub> – t <sub>CLCX</sub> | ns       |
| t <sub>CLCX</sub>   | 6      | Low time <sup>3</sup>                                       | 20    |       | 20                       | t <sub>CLCL</sub> - t <sub>CHCX</sub> | ns       |
| tCLCH               | 6      | Rise time <sup>3</sup>                                      |       | 20    |                          | 20                                    | ns       |
| t <sub>CHCL</sub>   | 6      | Fall time <sup>3</sup>                                      |       | 20    |                          | 20                                    | ns       |

NOTES:
1. Parameters are valid over operating temperature range unless otherwise specified.
2. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.
3. These values are characterized but not 100% production tested.

December 1994

# CMOS single-chip 8-bit microcontroller

#### **EXPLANATION OF THE AC SYMBOLS**

Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are:

- A Address
- C Clock
- D Input data
- H Logic level high
- I Instruction (program memory contents)
- L Logic level low, or ALE
- P PSEN



- t Time
- V Valid
- W WR signal
- X No longer a valid logic level
- Z Float
- Examples: t<sub>AVLL</sub> = Time for address valid to ALE low.



 $t_{LLPL}$  = Time for ALE low to PSEN low.



Figure 2. External Program Memory Read Cycle



9

OM5232



Figure 6. External Clock Drive at XTAL1

Product specification





#### NOTE:

Ports 1.6 and 1.7 should be connected to V<sub>CC</sub> through resistors of sufficiently high value such that the sink current into these pins does not exceed the I<sub>OL1</sub> specification.